Analogue and Mixed-Signal Production Test Speed-Up by Means of Fault List Compression
Analogue and Mixed-Signal Production Test Speed-Up by Means of Fault List Compression作者机构:Department of Electrical and Computer Engineering Técnico Lisboa Portugal
出 版 物:《Circuits and Systems》 (电路与系统(英文))
年 卷 期:2013年第4卷第5期
页 面:407-421页
学科分类:1002[医学-临床医学] 100214[医学-肿瘤学] 10[医学]
主 题:Test Fault Model Fault Clustering Fault Simulation Fault Representativeness Analog Mixed-Signal Test
摘 要:Accurate test effectiveness estimation for analogue and mixed-signal Systems on a Chip (SoCs) is currently prohibitive in the design environment. One of the factors that sky rockets fault simulation costs is the number of structural faults which need to be simulated at circuit-level. The purpose of this paper is to propose a novel fault list compression technique by defining a stratified fault list, build with a set of “representative faults, one per stratum. Criteria to partition the fault list in strata, and to identify representative faults are presented and discussed. A fault representativeness metric is proposed, based on an error probability. The proposed methodology allows different tradeoffs between fault list compression and fault representation accuracy. These tradeoffs may be optimized for each test preparation phase. The fault representativeness vs. fault list compression tradeoff is evaluated with an industrial case study—a DC-DC (switched buck converter). Although the methodology is presented in this paper using a very simple fault model, it may be easily extended to be used with more elaborate fault models. The proposed technique is a significant contribution to make mixed-signal fault simulation cost-effective as part of the production test preparation.