咨询与建议

看过本文的还看了

相关文献

该作者的其他文献

文献详情 >Harmonic Minimization in Seven... 收藏

Harmonic Minimization in Seven Level Cascaded Multilevel Inverter Using Selective Harmonic Elimination PWM Techniques

Harmonic Minimization in Seven Level Cascaded Multilevel Inverter Using Selective Harmonic Elimination PWM Techniques

作     者:V. R. Velmurugan Jeyabharath Rajaiah Veena Parasunath V. R. Velmurugan;Jeyabharath Rajaiah;Veena Parasunath

作者机构:Department of EEE PAC Ramasamy Raja Polytechnic College Rajapalayam India Department of EEE KSR Institute for Engineering and Technology Namakkal India 

出 版 物:《Circuits and Systems》 (电路与系统(英文))

年 卷 期:2016年第7卷第14期

页      面:4322-4330页

学科分类:080801[工学-电机与电器] 0808[工学-电气工程] 08[工学] 

主  题:Multilevel Inverter PSIM Fundamental Switching Scheme Selective Harmonics Elimination 

摘      要:This paper concentrates on enhancing the productivity of the multilevel inverter and nature of yield voltage waveform. Seven level lessened switches topology has been actualized with just seven switches. Essential Switching plan and Selective Harmonics Elimination were executed to diminish the Total Harmonics Distortion (THD) esteem. Selective Harmonics Elimination Stepped Waveform (SHESW) strategy is executed to dispense with the lower order harmonics. Fundamental switching plan is utilized to control the switches in the inverter. The proposed topology is reasonable for any number of levels. The harmonic lessening is accomplished by selecting fitting switching angles. It indicates would like to decrease starting expense and unpredictability consequently it is able for modern applications. In this paper, third and fifth level harmonics have been disposed of. Simulation work is done utilizing the MATLAB/Simulink programming results have been displayed to accept the hypothesis.

读者评论 与其他读者分享你的观点

用户名:未登录
我的评分