咨询与建议

看过本文的还看了

相关文献

该作者的其他文献

文献详情 >A New Technique for Leakage Re... 收藏

A New Technique for Leakage Reduction in 65 nm Footerless Domino Circuits

A New Technique for Leakage Reduction in 65 nm Footerless Domino Circuits

作     者:Tarun Kumar Gupta Kavita Khare 

作者机构:Department of Electronics & Communication Maulana Azad National Institute of Technology Bhopal India 

出 版 物:《Circuits and Systems》 (电路与系统(英文))

年 卷 期:2013年第4卷第2期

页      面:209-216页

学科分类:1002[医学-临床医学] 100214[医学-肿瘤学] 10[医学] 

主  题:Footerless Domino Logic Subthreshold Leakage Gate Oxide Tunneling Leakage Current 

摘      要:A new circuit technique for 65 nm technology is proposed in this paper for reducing the subthreshold and gate oxide leakage currents in idle and non idle mode of operation for footerless domino circuits. In this technique a p-type and an n-type leakage controlled transistors (LCTs) are introduced between the pull-up and pull-down network and the gate of one is controlled by the source of the other. For any combination of input, one of the LCT will operate near its cut off region and will increase the resistance between supply voltage and ground resulting in reduced leakage current. Furthermore, the leakage current is suppressed at the output inverter circuit by inserting a transistor below the n-type transistor of the inverter offering more resistive path between supply voltage and ground. The proposed technique is applied on benchmark circuits reduction of active power consumption is observed from 10.9% to 44.76% at different temperature variations. For same benchmark circuits, operating at two clock modes and giving low and high inputs at 25℃ and 110℃ temperatures the maximum leakage power saving of 98.9% is achieved when compared to standard footerless domino logic circuits.

读者评论 与其他读者分享你的观点

用户名:未登录
我的评分